Stay informed with the latest industry news (both domestic and overseas) provided by SEMISOLUTION.
Faraday Delivers DDR/LPDDR Combo PHY IP Solutions on UMC's 22ULP and 14FFC
2025-08-01
페이지 정보

본문
https://www.faraday-tech.com/html/News/pressRelease/ENG_01_0443.jsp
Hsinchu, Taiwan, July 22, 2025
Faraday Technology Corporation (TWSE: 3035), a leading ASIC design and IP provider, today announced the availability of its DDR/LPDDR combo PHY, supporting from 3rd to 5th-generation on UMC’s 22ULP and 14FFC platforms, which are UMC’s planar and FinFET process technologies. Faraday continues its long-standing commitment to delivering in-house IP solutions optimized to better serve the ASIC market.
Faraday’s DDR/LPDDR IP solutions feature robust, silicon-proven designs widely adopted in ASIC projects across diverse SoC applications. Fully compliance with JEDEC specifications ensures seamless compatibility and allows for flexible performance and power optimization. The 22ULP PHY supports low operating voltage at 0.8V, making it ideal for power-sensitive applications such as mobile, 5G, and IoT devices. The 14nm PHY supports transmission rate up to 6400Mbps for DDR5/LPDDR5 and includes advanced features such as self-training mechanisms, impedance calibration, and DFE.
“Our customers demand high performance and low power in increasingly complex SoCs,” said Flash Lin, COO of Faraday. “With the complete DDR/LPDDR IP solution spanning controller, PHY, and subsystem integration, we’re helping customers accelerate design cycles, reduce development risks, and deliver high-quality, reliable memory subsystems.”
Hsinchu, Taiwan, July 22, 2025
Faraday Technology Corporation (TWSE: 3035), a leading ASIC design and IP provider, today announced the availability of its DDR/LPDDR combo PHY, supporting from 3rd to 5th-generation on UMC’s 22ULP and 14FFC platforms, which are UMC’s planar and FinFET process technologies. Faraday continues its long-standing commitment to delivering in-house IP solutions optimized to better serve the ASIC market.
Faraday’s DDR/LPDDR IP solutions feature robust, silicon-proven designs widely adopted in ASIC projects across diverse SoC applications. Fully compliance with JEDEC specifications ensures seamless compatibility and allows for flexible performance and power optimization. The 22ULP PHY supports low operating voltage at 0.8V, making it ideal for power-sensitive applications such as mobile, 5G, and IoT devices. The 14nm PHY supports transmission rate up to 6400Mbps for DDR5/LPDDR5 and includes advanced features such as self-training mechanisms, impedance calibration, and DFE.
“Our customers demand high performance and low power in increasingly complex SoCs,” said Flash Lin, COO of Faraday. “With the complete DDR/LPDDR IP solution spanning controller, PHY, and subsystem integration, we’re helping customers accelerate design cycles, reduce development risks, and deliver high-quality, reliable memory subsystems.”